# **International Journal of Electrical and Electronics Engineers**

Vol. No. 8, Issue No. 02, July-December 2016 IMPLEMENTATION OF MULTIRATE SAMPLING ON FPGA WITH LOW COMPLEXITY FIR FILTERS

Prof. R. V. Babar<sup>1</sup>, Pooja Khot<sup>2</sup>, Pallavi More<sup>3</sup>, Neha Khanzode<sup>4</sup>

<sup>1, 2, 3, 4</sup>Department of E&TC Engineering, Sinhgad Institute of Technology, Lonavala, (India)

## ABSTRACT

Multi-rate Signal Processing includes the study of multiple sample rates within a system in order to achieve computational efficiencies which are impossible to obtain with a system that operates on only fixed sample rate. Multi-rate Signal processing uses the study of sample rate conversion which is the part of Digital Signal Processing. This method is used for systems with dissimilar input and output rates, however may also be used to implement systems with equal input and output sample rates. Field Programmable Gate Array (FPGA) offers good solution for addressing the needs of high performance DSP systems. The focus of this paper is on the proposed architecture of Multirate signal processing circuits which are Interpolator and Decimator with low complexity.

### Keywords-Decimator, FPGA, FIR, Interpolator, Polyphase Decomposition.

### I. INTRODUCTION

Multirate Digital Signal Processing finds wide range of application in fields such as, telecommunications, image enhancement and processing, digital TV broadcasting, voice synthesis and recognition, speech signals, and many other fields. In multirate methods, decimator and interpolator filters are the most important building blocks [1]. Digital filters have advantages over analog filters- flexibility, versatility, high precision, reliability. The speed of processing and an area are the very important factors in the VLSI application and hence a scalable implementation system to implement the multirate FIR filters flexibly and efficiently is presented in this paper. The complexity of the circuit is increased if used ordinary FIR filters. To reduce the overall complexity of the Interpolator and decimator circuit we use low complexity FIR filter design by using PSM (Programmable Shift Method) architecture.

In this paper, we present an efficient approach for the low-power design of a linear time-invariant (LTI) FIR/IIR method which is based on the multirate method. The direct implementation of the system transfer function H (z) (Fig. l) is shown. It has the constraint that it cannot compensate the speed penalty under lower supply voltage. On the other hand, the processing elements are able to operate at a low supply voltage in order to reduce the power dissipation and the data throughput rate is not corrupted by the lowered voltage as the multirate system will lower the speed of processing elements at half of the original clock rate so as to maintain the same throughput. Thus the multirate implementation provides a direct and effective method to compensate the speed drawback in low power designs.

# International Journal of Electrical and Electronics Engineers



Vol. No. 8, Issue No. 02, July-December 2016

ISSN (O) 2321-2055 ISSN (P) 2321-2045



### Figure.1 LTI FIR/IIR system

Multirate filters are needed for changing the sampling rate of a data path in a system. Multirate filters contain interpolation as well as decimation filter. Interpolator increases the sample rate by introducing zero valued samples in between the original samples. Decimator removes the samples in order to decrease the sample rate. The FIR Compiler creates interpolation and decimation filters by using polyphase decomposition [2]. Polyphase filters simplify the overall system design. It also decrease the number of computations per cycle which is required by the hardware.

### **II. DESIGN ASPECTS**

### **2.1 Interpolation filters**

An interpolation filter enhances the output sampling rate by a factor of I through a process known as zero padding. It consists of insertion of I-1 zeros between input samples. Polyphase decomposition decreases the number of processes per clock cycle by ignoring the zeros that are inserted in between the original input samples. Polyphase interpolation filters deliver both speed and area optimization. This is because each polyphase filter runs at the input data rate for maximum throughput.



Figure. 2(a) Interpolation Filter Block Diagram



Figure2. (b) Polyphase Interpolation Block Diagram

#### **2.2 Decimation filters**

A decimation filter reduces the output sampling rate by a factor of D by retaining only every D<sup>th</sup> input sample. Polyphase decomposition decreases the number of operations per cycle. It ignores the input data samples which are removed during down sampling. As each polyphase filter operates at the output data rate, polyphase decimation filters deliver speed optimization.

# **International Journal of Electrical and Electronics Engineers**



Vol. No. 8, Issue No. 02, July-December 2016

**ISSN (O) 2321-2055** ISSN (P) 2321-2045

Input sample



Figure 3. (a) Decimation Filter Block Diagram



Figure 3. (b) Polyphase Decomposition for Decimation filters

## 2.3 Filter design

FIR filters have wide applications in mobile communication systems because of their complete stability and linear phase properties. The difficulty of FIR filters is controlled by the complexity of coefficient multipliers. In this paper, we use architecture that combines reconfigurability and low complexity to realize FIR filters [6]. The FIR filter design which used is Programmable Shifts Method (PSM). The design and analysis of the architecture is presented



**Figure.4 Transposed Direct Form of FIR filter** 

In this unit, the design of the used FIR filter is presented. The architecture is based on the transposed direct form of FIR filter structure as shown in Figure.4. The dotted portion in the Figure.4 denotes the MB and PE-i represents the processing element equivalent to the i<sup>th</sup> coefficient. PE performs the coefficient multiplication with the help of a shift and add unit. In the construction of PE for PSM, the PE contains Programmable Shifters (PS). The FIR filter architecture can be understood in a serial way in which the same PE is used to generate all partial products through convolving the coefficients with the input signal (h \* x[n]). It can also be realized in a parallel way, where parallel PE architectures are used. The basic architecture of the PE for FIR Filter is shown in Fig.5.

# International Journal of Electrical and Electronics EngineersVol. No. 8, Issue No. 02, July-December 2016ISSN (O) 2321-2055ISSN (P) 2321-2045ISSN (P) 2321-2045



H\*x (n)

# Figure 5. Block Diagram for Architecture of PE for FIR filter

# **III. SIMULATION RESULTS**

# **3.1 Interpolator**

It is possible to achieve multi rate sampling by using Interpolator at input side. The drawback of this technique is that complexity is increased. In order to reduce the complexity we use low complexity FIR filters. This is reduced by designing FIR filter by using shift and add module along with programmable shifting method. Simulation Results of Interpolator Module is depicted in the following Fig.9.

| Name Value                | 10,800 ns         | 11,000 ns   | 11,200 ns        | 11,400 ns                               | 11,600 ns      | 11,800 ns         |
|---------------------------|-------------------|-------------|------------------|-----------------------------------------|----------------|-------------------|
| l <mark>a</mark> cik 1    | 1111111111111     |             |                  |                                         |                |                   |
| l <mark>iz</mark> reset 0 |                   |             |                  |                                         |                |                   |
| c[1:0] 01                 |                   |             | 01               |                                         |                |                   |
| ▶ 📑 x[7:0] 11010111       |                   |             | 11010            | 111                                     |                |                   |
| l <mark>lo</mark> y o     |                   |             |                  |                                         |                |                   |
| ▶ 📑 y1[31:0] 000000000000 | 000000000000 )()  | 00000000000 | ()()()(000000000 | 0000000000000000000000.                 | 00000000000000 | ()()()()()()(000) |
| ▶ 📑 z[31:0] 000000000000  | 000000000000000 ) | 00000000000 |                  | 000000000000000000000000000000000000000 |                | 000000000000      |
| ▶ 📑 i[4:0] 10100          | 0000000000        | 00000000000 | 00000000000      | 00000000000                             | 00000000000    | 0000000000        |
|                           |                   |             |                  |                                         |                |                   |

### Figure6. Simulation result of Interpolator module

From the simulation results it is observed that as per the definition of interpolation zero padding is done among the samples. Here X(n) is 8 bit input and y is the output.



# IV. FPGA IMPLEMENTATION

The proposed design is targeted on to Xilinx SPARTAN-3 FPGA device with a speed grade of -4. It is observed that above 40% area for the targeted FPGA is covered for the implementation of this system. The CLB'S are connected in cascade manner in order to obtain the functionality of the designed system [4].



Figure7. FPGA Design flow

## V. RESULTS AND DISCUSSION

In this paper, we have presented FIR filters which are applicable for multirate sampling by using interpolator and decimator [5]. For reducing the complexity we have used the low complexity FIR filter design with the help of programmable shifting method (PSM).

## Advantages

The advantages of this work are:

- Reduced complexity
- Reduces area
- Reduced power dissipation
- High throughput rate
- High processing speed
- Fast computation





Vol. No. 8, Issue No. 02, July-December 2016

ISSN (O) 2321-2055 ISSN (P) 2321-2045

### **Journal Papers**

- V. Jayaprakasan, M. Madheswaran, "FPGA Implementation of FIR based Decimation Filter Structure for WiMAX Application," International Journal of Advanced Research in Computer and Communication Engineering Vol. 2, Issue 7, July 2013.
- [2] V.Jayaprakasan and M.Madheswaran, "Design of Efficient Polyphase Multistage FIR Filter with Memory Saving Structure for Decimation", European Journal of Scientific Research, Vol. 93 No 2 December, 2012.
- [3] Kristin Scholfield and Tom Chen, "Low Power Decimator Design using Bit-Serial Architecture for Biomedical Applications", International Multi Conference of Engineers and Computer Scientists, Vol.11, 2012.
- [4] Dr. K. Babulu, Mohammad shaffi," FPGA Implementation of Multi-Rate Reconfigurable Architecture with low complexity FIR Filters", International Journal of Emerging Technology and Advanced Engineering, ISSN 2250-2459, Volume 2, Issue 10, September 2012.
- [5] Suvarna Joshi and Bharati Ainapure, "FPGA Based FIR Filter", International Journal of Engineering Science and Technology, Vol. 2 (12), 2010, pp. 7320 – 7323.
- [6] R. Mahesh and A. P. Vinod, "New Reconfigurable Architectures for Implementing FIR Filters with Low Complexity" IEEE Trans. Comput.-Aided Design Integr. Circuits Syst., vol. 29, no. 2, Feb. 2010.
- [7] R. Mahesh and A. P. Vinod, "A new common subexpression elimination algorithm for realizing low complexity higher order digital filters," IEEE Trans. Comput.-Aided Design Integr. Circuits Syst., vol. 27, no. 2, pp.217–219, Feb. 2008.

### Books

- [1] D. Perry, "VHDL Programming by Example," 4th Edition, McGraw-Hill, 2002.
- [2] C. Ramesh Babu, "Digital Signal Processing".